Skip to main content
European Commission logo
español español
CORDIS - Resultados de investigaciones de la UE
CORDIS
CORDIS Web 30th anniversary CORDIS Web 30th anniversary

SPACE ETHERNET PHYSICAL LAYER TRANSCEIVER

Resultado final

SEPHY Datasheet 2

This document will gather all technical data obtained from the architectural design until the final design validation and release.

Report on Surveillance Activities

Report including the most relevant items for the SEPHY project, as well as the analysis of the eventual required modifications of SEPHY accordingly to the external advances.

Report on Technical Feasibility of Space Grade 1 Gbps Ethernet Transceivers

This report will analyse the feasibility of implementing space grade transceivers for the two options considered for gigabit.

Report on Requirements for Space Grade 1Gbps Ethernet Transceivers

This report will provide the detailed specifications of the different analogue and digital blocks required to implement the two options considered for gigabit.

SEPHY Datasheet 1

This document will gather all technical data obtained from the architectural design until the final design validation and release.

SEPHY Datasheet 3

This document will gather all technical data obtained from the architectural design until the final design validation and release.

Post-Project Dissemination Plan

Report defining the dissemination strategy to be carried out once the project is finished.

Requirements Specification Document

This document will collect the requirements to be used for PHY design, verification and validation.

Report on Contributions to standards

This report will summarize the activities and contributions made to the ESA, NASA and JAXA standardization activities with regards to ECSS and CCSDS standardization of TTEthernet in order to push the use of Ethernet in space.

Report on Comparison and Selection of Space Grade 1Gbps Ethernet Transceivers

This deliverable will discuss which option is considered best for a 1 Gbps transceiver taking into account technical feasibility and application requirements.

Website, Social Networks Profiles and AdWords Campaign

Brief document describing the website and social network profiles set up during the first three months of the project.

Project factsheet and logo

Brief description of SEPHY factsheet and logo generated at the beginning of the project.

Publicaciones

Eine Methode zur Verifikation von Mixed-Signal-ASIC

Autores: A. Breitenreiter, J. López, P. Reviriego, D. González and M. Krstic
Publicado en: Proceedings Testmethoden und Zuverlässigkeit von Schaltungen und Systemen (TuZ 2017), 2017, Página(s) 73-76
Editor: VDE Verlag

SEPHY: An Ethernet Physical Layer Transceiver for Space

Autores: J. Lopez, P. Reviriego, M. Sanchez-Renedo, V. Petrovic, J.F. Dufour, J.S. Weil
Publicado en: Proc. 6th International Workshop on Analogue and Mixed-Signal Integrated Circuits for Space Applications (AMICSA 2016), 2016, Página(s) 126-127
Editor: none

An Automated Design and Verification Flow for Fault-Tolerant ASICs

Autores: A. Breitenreiter, M. Krstic
Publicado en: Proceedings Biannual European - Latin American Summer School on Design, Test and Reliability (BELAS 2017), 2017
Editor: none

A Methodology to Verify Digital IP's within Mixed-Signal Systems

Autores: Navaneetha Channiganathota Manjappa, Anselm Breitenreiter, Markus Ulbricht, Milos Krstic
Publicado en: 2018 IEEE 21st International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2018, Página(s) 162-165, ISBN 978-1-5386-5754-6
Editor: IEEE
DOI: 10.1109/ddecs.2018.00036

Flip-Flop SEUs Mitigation through Partial Hardening of Internal Latch and Adjustment of Clock Duty Cycle

Autores: Yuanqing Li, Anselm Breitenreiter, Marko Andjelkovic, Oliver Schrape, Milos Krstic
Publicado en: 2018 IEEE 21st International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2018, Página(s) 9-14, ISBN 978-1-5386-5754-6
Editor: IEEE
DOI: 10.1109/ddecs.2018.00009

A 10/100 Ethernet Transceiver for Space Applications

Autores: J. Lopez, J. Torreño, U. Gutierro, P. Reviriego, E. Pun, A. Breitenreiter, Y. Li, M. Krstic
Publicado en: 7th International Workshop on Analogue and Mixed-Signal Integrated Circuits for Space Applications (AMICSA 2018), 2018
Editor: none

The space ethernet physical layer transceiver (sephy) project: a step towards reliable ethernet in space

Autores: Pedro Reviriego, Jesus Lopez, Manuel Sanchez-Renedo, Vladimir Petrovic, Jean-Francois Dufour, Jean-Sebastien Weil
Publicado en: IEEE Aerospace and Electronic Systems Magazine, Edición 32/1, 2017, Página(s) 24-28, ISSN 0885-8985
Editor: Institute of Electrical and Electronics Engineers
DOI: 10.1109/maes.2017.160007

Buscando datos de OpenAIRE...

Se ha producido un error en la búsqueda de datos de OpenAIRE

No hay resultados disponibles